Nuclear Instruments and Methods in Physics Research B 266 (2008) 1642-1646 Beam Interactions with Materials & Atoms www.elsevier.com/locate/nimb # An ion track based approach to nano- and micro-electronics K. Hoppe a, W.R. Fahrner b, D. Fink c,\*, S. Dhamodoran d, A. Petrov e, A. Chandra f, A. Saad g, F. Faupel h, V.S.K. Chakravadhanula h, V. Zaporotchenko h South Westfalia University of Applied Sciences, Hagen, Germany Chair of Electronic Devices, University of Hagen, Hagen, Germany Ghahn-Meitner-Institute, Berlin, Germany School of Physics, University of Hyderabad, Hyderabad, India Joint Institute of Solid State and Semiconductor Physics NAS Belarus, Minsk, Belarus Department of Physics and Astrophysics, University of Delhi, Delhi, India ABalga Applied University, Salt, Jordan Department of Materials Science, Kiel University, Kiel, Germany Received 14 September 2007; received in revised form 6 December 2007 Available online 19 February 2008 #### Abstract Since a decade the concept emerged to use conducting ion tracks in nano- and micro-electronics, due to their small dimensions. Whereas in a few cases the ion tracks themselves are already conducting, in the majority of all cases the ion tracks have first to be etched to form nanopores, into which (semi)conducting matter is inserted thereafter. The MOS-type hybrid structures "TEAMS" and "TEM-POS", consisting of silicon/insulator bilayer systems into which such conducting tracks had been inserted and which are eventually combined with nanoclusters (NCs), NC/polymer composites or carbon nanotubes, have proven to be of special electronic interest due to their great versatility. Electronic elements based on this concept combine many peculiar properties such as negative differential resistances (NDR), sensing, AND/OR logics and light emission in an unconventional way. For demonstration purpose, NDRs were used for signal amplification up to a factor 24. Network theory has been used to estimate the minimum possible size of these structures and the geometrical distributions of the internal current flows. Suitably tailored electronic circuits make use of these structures for practical applications. Ó 2008 Elsevier B.V. All rights reserved. PACS: 41.75.Ak; 73.40.Àc; 62.23.Hj; 84.30.Le; 72.20.Ht; 73.50.Fq Keywords: Ion tracks; Electronics; TEMPOS; Amplification; Negative differential resistance; Network theory # 1. Introduction: swift-heavy ion track electronics The impact of energetic heavy ions onto insulators yields long (\$10 to 100 lm) and narrow (\$1 to 10 nm) trails of excessive damage, the so-called latent ion tracks. In some targets – e.g. organometals, metal oxides, polysilanes, diamond and fullerite – these latent tracks are (semi)conducting due to the radiation-induced formation of metals, metal oxides, sulfides, SiC, or sp2-enriched car- bonaceous fragments, respectively. Otherwise, conducting nanowires can be formed by track etching and subsequent insertion of solid (semi)conducting solids into the thus created nanopores. Passive and active electronic elements such as resistors, capacitors, inductors, sensors, transformers, normal and light emitting diodes and field effect transistors have already been made with these elements [1,2]. This family of electronic elements had been denoted as "Swift-heavy Ion Track Electronics" (SITE) [3–5]. It is also possible to insert electrolytes into etched tracks in polymeric membranes which may give rise to a biomimetic "Electrolytic Electronics with Etched Tracks" (E3T) [6–8]. Corresponding author. Tel.: +49 30 8062 3216; fax: +49 30 8062 2293. E-mail address: fink@hmi.de (D. Fink). ## 2. TEAMS and TEMPOS There have also been developed some other SITE structures "TEAMS" [9] and "TEMPOS" [10-13] which are based on MOS-type semiconductor/insulator hybrides. The acronym "TEAMS" stands for "Tuneable Electronically Anisotropic Materials on Semiconductors", pointing at the strong anisotropy of the irradiated layers which had been imposed onto them by the parallel ion tracks. "TEMPOS" stands for "Tuneable Electronic Material inserted intoPores in Oxide on Semiconductors", as the most prominent track-bearing materials in this field have hitherto been silicon oxides. These structures, preferentially mounted onto silicon substrates, are advantageous as they can be readily integrated into conventional electronics. Any (semi)conducting materials can be used for the construction of TEAMS and TEMPOS structures such as metals, semiconductors, conducting polymers, organometals. metal/polymer or semiconductor/polymer nanocompounds and solid or liquid electrolytes, so that the structures can be easily tailored to obtain the desired properties, e.g. for physical and chemical sensors. Additionally, they show the capability for multiparametric logic decision-making. For the following consideration let us restrict for simplicity to a TEMPOS structure with a high-Ohmic layer of metallic (e.g. Ag) NCs covering both the inner walls of the etched tracks and the surface of the SiO<sub>2</sub> dielectric layer on a p-Si substrate, as was described earlier in [10]. The top layer is contacted by two electrodes o and w, and the semiconductor substrate by another electrode (v) on the rear side. The metal–silicon band transition within the etched tracks behaves like a diode. Underneath the oxide, there might exist an accumulation, depletion or inversion layer. Next to the applied biases, the existence of such a layer (channel) depends on the leakage properties of the oxide represented by the track resistance $R_t$ and the diode properties $D_{ox}$ , $R_{ox}$ . This channel has a direct analogue in the channel between source and drain of a MOS transistor. Due to the similarity of MOS and TEMPOS structures, one can just use a modified theory of MOS transistors [14] to describe TEMPOS electronics. However, for a straightforward calculation the highly complicated equivalent circuit of such a structure (Fig. 1(a)) has first to be simplified by restricting to 2 conducting tracks only that are directly connected to the electrodes o and w, Fig. 1(b), Then one can calculate the voltage V along the interface channel, to obtain the drain current $l_o$ (i.e. the current between the two surface contacts of a TEAMS/TEMPOS structure) by differentiation 77 I₀¼ jðx; yÞdx dz¼W lðÀdV c=dyÞ nðx; yÞdx;ð1Þ where x defines the track direction, y describes the direction along the channel, and z points along the channel width. W is the channel width, $V_c$ is the voltage along that channel Fig. 1. Equivalent circuits of a TEMPOS structure, (a) complete, (b) simplified circuit. R denotes resistances, C capacities, D diodes and V the applied potentials. The indices o, v, w refer to the three corresponding contacts; the indices t, ox, M, L and c stand for the tracks, the oxide layer, the highly resistive surface layer, the transition region between the bulk silicon and the interface-near conducting channel, and that channel itself, respectively. ð2Þ and I is the mobility within the channel. The integral on the right side is the surface charge density r(y), related to the oxide field by $r(y) = e_{ox}E_{ox}$ with $E_{ox} = DV/d_{ox}$ , $d_{ox}$ being the thickness and $e_{ox}$ being the dielectric coefficient of the oxide layer. This allows one to calculate DV. After insertion and integration, one obtains an expression for the drain current # I o 1/4 bðR=ðR þ 2ÞÞðV v þ V w ÞðV o À V w Þ with b = $C_{ox}I$ W/L, $C_{ox}$ being the capacity per unit area of the oxide layer, L being the channel length, and R being the ratio of channel to track resistance R = $R_o/R_t$ . This expression is only valid for small $V_{ow}$ ; for higher $V_{ow}$ Eq. (2) approaches to the classical description of a MOS transistor. In other words, MOS transistors can be regarded as a special case of TEMPOS structures. #### 3. Amplification and negative differential resistances Due to this result, it is not surprising that also TEMPOS structures show the characteristic properties of transistors such as the capabilities for amplification and switching. Therefore we may identify the terminals w, o, v as emitter, base and collector, respectively. Consider Fig. 2 which shows the characteristics of the Ag NCs TEMPOS structure described above [10]. The highlighted region indicates the current/voltage regime within which power amplification was found, Table 1. The measurement points A, B, . . . , E in this table correspond to the working points described in Fig. 2. This region is characterized by slightly noisy curve shapes, a more detailed inspection showing micropulsations with negative differential resistances (NDRs). These micropulsations are accompanied by spark-like light emission at all visible wavelengths, which are tentatively attributed to phonon emission associated to electron hopping between the Ag nanoclusters embedded in the etched tracks. Fig. 2. Typical characteristic of a Ag-NC-TEMPOS structure. The highlighted region renders amplification. Curves smoothed-out for the sake of simplicity. Table 1 Power amplification of a Aq-NC-TEMPOS structure at high currents | Examined point | Common emitter | Common base | Common collector | |----------------|----------------|-------------|------------------| | В | 1.17 | 0.12 | 24 | | E | 0.053 | 1.12 | 0.074 | The points B and E refer to the highlighted region of Fig. 1. The other points A, C and D show amplifications <1. Fig. 3. Characteristic of a Ag-NC-TEMPOS structure with NDR under specific working conditions. Occasionally these NDRs show up more pronouncedly as illustrated in Fig. 3. This behavior has been explained [15] by the interaction of neighbored tracks A and B, with the track-to-track distance being less than the mean free charge carrier pathlength k in the conducting channel. Under this condition one can influence the working state of an ion track diode DA by its neighboring diode DB. This is accomplished e.g. by injecting charge carriers into the interface channel region below the closed ion track diode Da via a neighboring conducting track diode DB which had been put onto a sufficiently high potential. If properly tailored, the previously closed diode DA will then open, thus allowing more charge carriers to flow into the conducting interface channel, and thereby triggering other neighbored track diodes to open, too. This avalanche process leads to an abrupt jump from a high-Ohmic working state of charge occupancy in the whole interface channel towards a low-Ohmic one at some well-defined threshold This behavior can be quantified after making the same set of assumptions as above. Let us draw our attention to the diode $D_w$ below contact w and above the interface. $D_w$ is characterized by the resistance $R_{dw}$ , to which the resistance $R_w$ of the track material above $D_w$ has to be added to obtain the total resistance at contact w. Further let the potential in the channel above contact v, $U_v$ , be fixed and let us not admit any external charge supply. As long as $D_w$ is closed, the channel resistance $R_c$ near $D_w$ will be very high: $R_c$ ? 1 and the channel current $I_c$ will be near zero. Consequently the potential $U_w$ below $D_w$ is equal to $U_v$ . Now open $D_w$ slightly by applying a voltage $U_w$ . Then the diode equation: I $_w$ $_y$ fU $_z$ applies (f being a proportionality. factor), and consequently the diode resistance becomes: $R_{dw} = U_w/I_w = 1/(fU_w) = C_w/(fQ_w)$ , $C_w$ being the diode capacity. The current lwthrough the diode Dw enables the injection of a charge Qw into the channel below Dw which consequently becomes conducting. Assuming that the channel resistance Rc decreases inversely with the number of inserted charge carriers: Rc = a/Qw(t) (with a being a proportionality factor), the total resistance in our region of interest, $R = R_w + R_{dw} + R_c$ , is reciprocal to $Q_w$ (as long as Rc) Rw + Rc). Hence, the current through both the diode Dw and the neighboring channel is Iw = dQw/dt = $U_c/[R_w + R_{dw}(t) + R_c(t)]$ \$ AQw(t), with A being another proportional factor (if Rw is not too large). This gives rise to a differential equation of the type: $dQ_w(t)/dt = AQ_w(t)$ with the well-known solution: $Q_w(t) = Q_0 \exp(At)$ ; $Q_0$ being a constant The exponential rise of $Q_w$ , signifying a dramatic increase of the charge injection, also leads to an exponen- R tial increase of the electrical current lotb 1/4 Qw otbdt 1/4 I o expoAtb, i.e. to the onset of a short circuit. Hence the voltage U<sub>w</sub> applied to the diode collapses: U<sub>w</sub>(t) = U<sub>v</sub>À Q<sub>w</sub>(t)/C<sub>w</sub> unless the charge loss from the structure can be compensated sufficiently fast. Both the positive dlw/dt and the negative dUw/dt combine to a differential resistance dR/dt, of the type: C<sub>1</sub> À C<sub>2</sub> exp(At) – hence to a NDR, with C<sub>1</sub> and C<sub>2</sub> being constants. The strong charge injection into the interface-near channel signifies that the system goes from a high-Ohmic to a low-Ohmic state. Destruction of the device is prevented by designing a sufficiently large track resistance Rw and/or by adding an external protective resistance Rext to the circuit. This enables the system to arrive at some new equilibrium state, with the NDR being an intermediate transitional effect. Upon decrease of the applied bias, there is another abrupt back-jump, possibly at a somewhat lower threshold voltage towards the original high-Ohmic interface channel state, so that both forward- and back-jumps may describe a hysteresis-like curve in the current/voltage diagram. Such NDRs have meanwhile been observed for a multitude of TEAMS and TEMPOS systems (e.g. C<sub>60</sub>-TEAMS, Ag-Carbamate-TEAMS, Nanographite-TEMPOS, Agand Au-NC-TEMPOS), so that one can consider this to be a general property of such ion-track-based structures. NDRs are desired effects as they enable one to construct, e.g. amplifiers and oscillators. NDRs can also result from instabilities of e.g. radiation-induced defects or latent ion tracks which act as transient traps for charge carriers [16]. Eventually, permanent repetitions of gradual charging and rapid discharging processes set on even by themselves in TEAMS structures upon application of some bias [17]. ## 4. Network theory The multitude of interconnected three-dimensional electrical pathways between nanoclusters and along ion tracks of TEAMS or TEMPOS structures constitute a challenge to apply network theory to describe such systems. This has been done for a number of examples [18]. It has turned out that the Barabasi–Albert approach [19], presenting the scale-free cumulative probability for nodes up to a given distance r around a preset origin, is most adequate for our purpose. Consider first the current distribution around a contact on the surface of a non-porous insulating plate onto which metallic NCs have been deposited randomly. Then the cumulative probability for a jump of a charge carrier from one NC to another will be independent of the distance from the contact, r. To describe the current distribution around such a contact, the probability distribution has to be weighed with 1/r, as the resistance increases linearly with r- hence the current distributions will also follow a 1/r - type relation. If, however, these NCs are not just deposited onto a featureless insulating plate but onto a planar structure with embedded ion tracks, the latter will serve as sinks for the NCs during their deposition, so that one will find more NCs within the tracks than in their neighborhood, where they will be depleted (this is a general statement and holds for both randomly and non-randomly distributed ion track distributions). Consequently the NC distribution will no longer be a random one in that case. This could indeed be verified; the cumulative probability distribution is lowered up to a specific distance which is characteristic for the mean free NC migration pathlength in the phase of their deposition. As a consequence of this reduced probability distribution, also the electric current distribution will be reduced as compared with the original a1/r distribution. For the example chosen here (Ag-NC-TEMPOS at 2 Â 108 cmA2 areal etched track density), the distortion of the Ag NC distribution by the mere existence of randomly distributed ion tracks on the SiO2 layer leads to a reduction of the 1/1000 width (i.e. the distance around an electric contact within which an electrical current lo drops to lo/1000 – hence the distance behind which any current becomes virtually negligible) of the radial current distribution from \$10 lm to \$1 lm. This is valid as well for tracks to which no potential is applied at all, as for tracks which have been put onto a bias which closes the track diodes. However, in case that the track bias leads to track diode opening, new current pathways directed towards the silicon substrate through the tracks add to the already existing ones. This signifies a further decrease of the horizontal current probability distribution, and consequently a significant reduction of the 1/1000 width. Depending on the parameters that influence the current distribution (the density of both the NCs and the tracks, and the ratio of track to surface conductivity), 1/1000 width of 500 nm and less become feasible. This information is important to estimate the minimum possible distance of contacts of TEAMS or TEMPOS structures, hence to estimate their minimum sizes at which they can operate without creating shortcuts among each other. It is also important to estimate the maximum number of contacts per unit area in case of multicontact structures. Based on the present experience, it is estimated that a 3 lm 3 lm large TEMPOS structure could host up to \$9 contacts if operating in reversed-bias (i.e. closed) track diode direction, but up to \$36 contacts if operating in forward-biased (i.e. open) direction. It is planned to expand these calculations to future compact three-dimensional electronic structures where charge carriers can jump along many parallel planes, and in between them. Such structures, though not yet existing, have already been proposed [20]. They could be based on a multitude of parallel insulating and conducting planes that are held together by perpendicularly oriented parallel carbon nanotubes (CNTs). Indeed, first steps towards such structures have already been made. Recently \$50 to 100 nm £ large CNTs could be successfully integrated into TEMPOS structures, by letting them grow into etched tracks in SiO<sub>2</sub> on Si [21], and 3D CNT networks have been formed by plasma enhanced chemical vapour deposition within zeolithe and porous silica [22,23]. #### 5. Conclusions TEAMS and TEMPOS structures are ion-track-based electronic structures with a multitude of promising properties. In this paper, emphasize was put on some peculiarities and their mathematical description. On the one hand the genealogic correlation of these structures with MOS transistors was outlined, which leads to somewhat similar formulae and to amplifying properties. On the other hand, these structures frequently exhibit negative differential resistances which are very useful for practical applications. Finally, network theory is applied to estimate the minimum possible sizes of TEAMS and TEMPOS structures, and the maximum number of possible contacts per unit device area. #### Acknowledgements S.D., A.S., A.C. and A.P. are grateful to the HMI Berlin for funds, A.C. further thanks the Alexander-von-Humboldt-Stiftung and V.S.K.C. and D.F. are grateful to the DAAD for support. #### References - [1] For an overview, see: D. Fink (Ed.), Transport Processes in Ion Irradiated Polymers, Springer Series in Materials Science, Vol. 65, 2004, ISBN 3-540-20943-3. - [2] see, e.g.: J. Chen, R. Konenkamp, Vertical nano-wire transistor in flexible polymer foil, Appl. Phys. Lett. 82 (2003) 4782. - [3] D. Fink, R. Klett, Latent ion tracks in polymers for future use in nanoelectronics: an overview of the present state-of-the-art, Braz. J. Phys. 25 (1995) 54. - [4] D. Fink, L.T. Chadderton, Ion–solid interaction: status and perspectives, Braz. J. Phys. 35 (2005) 1. - [5] D. Fink, L.T. Chadderton, K. Hoppe, W.R. Fahrner, A. Chandra, A. Kiv, Swift-heavy ion track electronics (SITE), Nucl. Instr. and Meth. B 261 (2007) 727. - [6] Z.S. Siwy, M.R. Powell, E. Kalman, R.D. Astumian, R.S. Eisenberg, Negative incremental resistance induced by calcium in asymmetric nanopores, Nano Lett. 6 (3) (2006) 473. - [7] Z. Siwy, J. Behrends, N. Fertig, A. Fulinski, C.R. Martin, R. Neumann, C. Trautmann, E.T. Molares, Nanovorrichtung fur einen" geladenen Teilchenfluss und Verfahren zu deren Herstellung, German Patent DE 10244914A1 (5.6.2004). - [8] D. Fink, A. Chandra, A. Saad, W.R. Fahrner, K. Hoppe, P. Alegaonkar, A. Berdinsky, D. Grasser, R. Lorenz, Ion track-based electronic elements, in: Proceedings of the 18th International Conference on Ion–Surface Interactions, Zvenigorod, Russia 2007 - [9] D. Fink, Novel Ion Track-Based Electronic Structures An Overview, ISL-Information, HMI Berlin, May 2005, p. 2. - [10] D. Fink, A. Petrov, H. Hoppe, W.R. Fahrner, R.M. Papaleo, A. Berdinsky, A. Chandra, A. Biswas, L.T. Chadderton, Etched ion tracks in silicon oxide and silicon oxynitride as charge injection channels for novel electronic structures, Nucl. Instr. and Meth. B 218 (2004) 355. - [11] D. Fink, A. Petrov, W.R. Fahrner, K. Hoppe, R.M. Papaleo, A. Berdinsky, A. Chandra, A. Zrineh, L.T. Chadderton, Ion track based nanoelectronics, Int. J. Nanosci. 4 (2005) 965. - [12] D. Sinha, A. Petrov, D. Fink, W.R. Fahrner, K. Hoppe, A. Chandra, TEMPOS structures with gold nanoclusters, Radiat. Eff. Defect Sol. 159 (2004) 517. - [13] D.Fink, A.Petrov, K.Hoppe, W.R.Fahrner, Characterization of TEMPOS: A New Tunable electronic material with pores in oxide on silicon, in: Lu-Min Wang, R. Fromknecht, L. Snead, D.F. Downey, H. Takahasi, (Eds.), Proceedings of MRS Fall Meeting, Boston, December 1–5, 2003, Vol. 792, R 7.9. - [14] P. Richman, Characteristics and Operation of MOS Field Effect Devices, Mc Graw-Hill Inc., New York, 1967. - [15] K. Hoppe, W.R. Fahrner, D. Fink, Metallized nuclear tracks in quasi MOS structures for nanoelectronic devices, J. Electrochem. Soc., accepted for publication. - [16] D. Fink, A. Kiv, V.Golovanov, J.Chen, A.Chandra, M. Ivanovskaya, L. Khirunenko, D. Fuks, Tin Dioxide as a Tuneable Electronically Anisotropic Material on Semiconductor, submitted for publication. - [17] D. Fink, A. Kiv, M. Tabacnics, M.A. de Rizutto, A. de Oliveira Delgado Silva, J. Am. Inst. Phys., in press. - [18] S. Dhamodaran, D. Fink, A. Saad, Application of network theory for the description of nanocluster distributions in ion track electronics, Radiat. Eff. Defect. Sol., in press. - '''[19] Albert-Laszlo Barabasi, Reka Albert, Emergence of scaling in random networks, Science 286 (1999) 509. - [20] V. Mancevski, System and Method for Fabricating Logic Devices Comprising Carbon Nanotube Transistors, US Patent US2001/ 0023986 A, September 27, 2001. - [21] A.S. Berdinsky, P.S. Alegaonkar, H.C. Lee, J.S. Jung, J.H. Han, J.B. Yoo, D. Fink, L.T. Chadderton, Growth of carbon nanotubes in etched tracks in silicon oxide on silicon, Nano 2 (2007) 59. - [22] S.H. Lee, P.S. Alegaonkar, J.H. Han, A.S. Berdinsky, D. Fink, Y.-U. Kwon, C.Y. Park, Carbon nanotubes growth in AlPO4-5 zeolithes: evidence for density-dependent field emission characteristics, Diam. Relat. Mater. 15 (2006) 1759. - [23] P.S. Alegaonkar, H.C. Lee, S.H. Lee, A.F. Moses, D. Fink, J.B. Yoo, Carbon nanoparticles grown in the subsurface-region of porous SiO<sub>2</sub>, J. Phys. D: Appl. Phys. 40 (2007) 3423.